Saad Khan's Publications

Sorted by DateClassified by Publication TypeClassified by Research Category

A refined four-dimensional parity based EDAC and performance analysis using FPGA

Y. Bilal, S.A. Khan, and Z.A. Khan. A refined four-dimensional parity based EDAC and performance analysis using FPGA. In Proc. of 7th Int'l Conf. on Open Source Systems and Technologies (ICOSST-13), December 2013.

Download

[PDF] 

Abstract

With the immense intensification of data storage, communication and hence sources of noise and interference, challenges for reliable storage and communication of data have been even more vital. A number of EDAC schemes are in use having their own merits and demerits and choice of any particular technique is basically a tradeoff between area, cost, performance, power and error correction capability. In this paper, we present a novel idea for improvement in the four-dimensional parity scheme by adding parity bits in another direction i.e. diagonal in opposite direction. This new scheme is intended not only to cope with the limitation of the existing scheme to correct triple bit scattered errors in various patterns but also correct adjacent four bit errors.

BibTeX

@inproceedings{YBilal-2013-ICOSST,
  title={A refined four-dimensional parity based EDAC and performance analysis using FPGA},
  author={Y. Bilal and S.A. Khan and Z.A. Khan},
  booktitle={Proc. of 7th Int'l Conf. on Open Source Systems and Technologies (ICOSST-13)},
  year={2013},
  month = "December",
  organization={IEEE}
  bib2html_dl_pdf =
  {http://eecs.ucf.edu/~skhan/Publications/Download/YBilal-2013-ICOSST.pdf},
  bib2html_pubtype = {Refereed Conference},
  bib2html_rescat = {Embedded Systems},
    abstract = {
    With the immense intensification of data storage, communication and hence sources of noise and interference, challenges for reliable storage and communication of data have been even more vital. A number of EDAC schemes are in use having their own merits and demerits and choice of any particular technique is basically a tradeoff between area, cost, performance, power and error correction capability. In this paper, we present a novel idea for improvement in the four-dimensional parity scheme by adding parity bits in another direction i.e. diagonal in opposite direction. This new scheme is intended not only to cope with the limitation of the existing scheme to correct triple bit scattered errors in various patterns but also correct adjacent four bit errors.
}
}

Generated by bib2html.pl (written by Patrick Riley, Saad Khan ) on Thu Jul 10, 2014 15:43:58